Automatic Debug Circuit for FPGA Rapid Prototyping
Sprache des Titels:
Englisch
Original Buchtitel:
13th IEEE International Symposiumon Intelligent Systems and Informatics SISY 2015, IEEE Subotica
Original Kurzfassung:
In the modern verification environment the FPGA-based prototyping has become an important part of the whole verification flow. The ability to simulate real time application in more realistic speeds allows much higher coverage than traditional HDL logic simulators. The main disadvantage of FPGA prototyping is inability to inspect and observe internal FPGA signals. Currently the only commercial solution for this problem is using embedded trace-buffers to record subsets of internal signals. This requires that the problem is first detected and than designer can implement additional trace-buffers and make new synthesis. In this paper, we present an automatic debug circuit which allows easy access and extraction of all internal signals. The debug circuit is built on a remaining FPGA resources so it's important that this does not have a negative effect on the FPGA performance. During our experiments we showed that the automatic debug circuit does not significantly reduces FPGA performance and that it can be used for FPGA rapid prototyping.
Keywords?FPGA; prototypi